003 File Manager
Current Path:
/usr/src/contrib/llvm-project/llvm/lib/Target/AMDGPU/MCTargetDesc
usr
/
src
/
contrib
/
llvm-project
/
llvm
/
lib
/
Target
/
AMDGPU
/
MCTargetDesc
/
📁
..
📄
AMDGPUAsmBackend.cpp
(7.72 KB)
📄
AMDGPUELFObjectWriter.cpp
(3.54 KB)
📄
AMDGPUELFStreamer.cpp
(1.33 KB)
📄
AMDGPUELFStreamer.h
(1.2 KB)
📄
AMDGPUFixupKinds.h
(799 B)
📄
AMDGPUInstPrinter.cpp
(49.86 KB)
📄
AMDGPUInstPrinter.h
(14.58 KB)
📄
AMDGPUMCAsmInfo.cpp
(2.47 KB)
📄
AMDGPUMCAsmInfo.h
(1.27 KB)
📄
AMDGPUMCCodeEmitter.cpp
(641 B)
📄
AMDGPUMCCodeEmitter.h
(2.84 KB)
📄
AMDGPUMCTargetDesc.cpp
(6.28 KB)
📄
AMDGPUMCTargetDesc.h
(2.7 KB)
📄
AMDGPUTargetStreamer.cpp
(27.22 KB)
📄
AMDGPUTargetStreamer.h
(6.45 KB)
📄
R600MCCodeEmitter.cpp
(6.45 KB)
📄
R600MCTargetDesc.cpp
(807 B)
📄
SIMCCodeEmitter.cpp
(16.86 KB)
Editing: AMDGPUMCTargetDesc.h
//===-- AMDGPUMCTargetDesc.h - AMDGPU Target Descriptions -----*- C++ -*-===// // // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. // See https://llvm.org/LICENSE.txt for license information. // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception // //===----------------------------------------------------------------------===// // /// \file /// Provides AMDGPU specific target descriptions. // //===----------------------------------------------------------------------===// // #ifndef LLVM_LIB_TARGET_AMDGPU_MCTARGETDESC_AMDGPUMCTARGETDESC_H #define LLVM_LIB_TARGET_AMDGPU_MCTARGETDESC_AMDGPUMCTARGETDESC_H #include "llvm/Support/DataTypes.h" #include <memory> namespace llvm { class MCAsmBackend; class MCCodeEmitter; class MCContext; class MCInstrInfo; class MCObjectTargetWriter; class MCRegisterInfo; class MCSubtargetInfo; class MCTargetOptions; class StringRef; class Target; class Triple; class raw_pwrite_stream; enum AMDGPUDwarfFlavour { Wave64 = 0, Wave32 = 1 }; MCRegisterInfo *createGCNMCRegisterInfo(AMDGPUDwarfFlavour DwarfFlavour); MCCodeEmitter *createR600MCCodeEmitter(const MCInstrInfo &MCII, const MCRegisterInfo &MRI, MCContext &Ctx); MCInstrInfo *createR600MCInstrInfo(); MCCodeEmitter *createSIMCCodeEmitter(const MCInstrInfo &MCII, const MCRegisterInfo &MRI, MCContext &Ctx); MCAsmBackend *createAMDGPUAsmBackend(const Target &T, const MCSubtargetInfo &STI, const MCRegisterInfo &MRI, const MCTargetOptions &Options); std::unique_ptr<MCObjectTargetWriter> createAMDGPUELFObjectWriter(bool Is64Bit, uint8_t OSABI, bool HasRelocationAddend, uint8_t ABIVersion); } // End llvm namespace #define GET_REGINFO_ENUM #include "AMDGPUGenRegisterInfo.inc" #undef GET_REGINFO_ENUM #define GET_REGINFO_ENUM #include "R600GenRegisterInfo.inc" #undef GET_REGINFO_ENUM #define GET_INSTRINFO_ENUM #define GET_INSTRINFO_OPERAND_ENUM #define GET_INSTRINFO_SCHED_ENUM #include "AMDGPUGenInstrInfo.inc" #undef GET_INSTRINFO_SCHED_ENUM #undef GET_INSTRINFO_OPERAND_ENUM #undef GET_INSTRINFO_ENUM #define GET_INSTRINFO_ENUM #define GET_INSTRINFO_OPERAND_ENUM #define GET_INSTRINFO_SCHED_ENUM #include "R600GenInstrInfo.inc" #undef GET_INSTRINFO_SCHED_ENUM #undef GET_INSTRINFO_OPERAND_ENUM #undef GET_INSTRINFO_ENUM #define GET_SUBTARGETINFO_ENUM #include "AMDGPUGenSubtargetInfo.inc" #undef GET_SUBTARGETINFO_ENUM #define GET_SUBTARGETINFO_ENUM #include "R600GenSubtargetInfo.inc" #undef GET_SUBTARGETINFO_ENUM #endif
Upload File
Create Folder