003 File Manager
Current Path:
/usr/src/contrib/llvm-project/llvm/lib/Target/ARM
usr
/
src
/
contrib
/
llvm-project
/
llvm
/
lib
/
Target
/
ARM
/
📁
..
📄
A15SDOptimizer.cpp
(24.01 KB)
📄
ARM.h
(2.78 KB)
📄
ARM.td
(73.6 KB)
📄
ARMAsmPrinter.cpp
(80.17 KB)
📄
ARMAsmPrinter.h
(5.74 KB)
📄
ARMBaseInstrInfo.cpp
(209.03 KB)
📄
ARMBaseInstrInfo.h
(36.07 KB)
📄
ARMBaseRegisterInfo.cpp
(34.2 KB)
📄
ARMBaseRegisterInfo.h
(7.84 KB)
📄
ARMBasicBlockInfo.cpp
(5.18 KB)
📄
ARMBasicBlockInfo.h
(5.25 KB)
📄
ARMCallLowering.cpp
(19.74 KB)
📄
ARMCallLowering.h
(1.89 KB)
📄
ARMCallingConv.cpp
(11.8 KB)
📄
ARMCallingConv.h
(2.43 KB)
📄
ARMCallingConv.td
(14.63 KB)
📄
ARMConstantIslandPass.cpp
(90.84 KB)
📄
ARMConstantPoolValue.cpp
(11.53 KB)
📄
ARMConstantPoolValue.h
(10.1 KB)
📄
ARMExpandPseudoInsts.cpp
(115.56 KB)
📄
ARMFastISel.cpp
(106.14 KB)
📄
ARMFeatures.h
(2.48 KB)
📄
ARMFrameLowering.cpp
(102.32 KB)
📄
ARMFrameLowering.h
(4.02 KB)
📄
ARMHazardRecognizer.cpp
(3.41 KB)
📄
ARMHazardRecognizer.h
(1.54 KB)
📄
ARMISelDAGToDAG.cpp
(206.42 KB)
📄
ARMISelLowering.cpp
(728.6 KB)
📄
ARMISelLowering.h
(38.98 KB)
📄
ARMInstrCDE.td
(24.04 KB)
📄
ARMInstrFormats.td
(93.92 KB)
📄
ARMInstrInfo.cpp
(4.2 KB)
📄
ARMInstrInfo.h
(1.49 KB)
📄
ARMInstrInfo.td
(243.51 KB)
📄
ARMInstrMVE.td
(299.67 KB)
📄
ARMInstrNEON.td
(436.25 KB)
📄
ARMInstrThumb.td
(65.92 KB)
📄
ARMInstrThumb2.td
(211.06 KB)
📄
ARMInstrVFP.td
(110.46 KB)
📄
ARMInstructionSelector.cpp
(39.12 KB)
📄
ARMLegalizerInfo.cpp
(18.8 KB)
📄
ARMLegalizerInfo.h
(2.41 KB)
📄
ARMLoadStoreOptimizer.cpp
(94.44 KB)
📄
ARMLowOverheadLoops.cpp
(60.28 KB)
📄
ARMMCInstLower.cpp
(7.2 KB)
📄
ARMMachineFunctionInfo.cpp
(821 B)
📄
ARMMachineFunctionInfo.h
(9.68 KB)
📄
ARMMacroFusion.cpp
(2.36 KB)
📄
ARMMacroFusion.h
(966 B)
📄
ARMOptimizeBarriersPass.cpp
(3.43 KB)
📄
ARMParallelDSP.cpp
(26.82 KB)
📄
ARMPerfectShuffle.h
(382.02 KB)
📄
ARMPredicates.td
(14.16 KB)
📄
ARMRegisterBankInfo.cpp
(18.18 KB)
📄
ARMRegisterBankInfo.h
(1.41 KB)
📄
ARMRegisterBanks.td
(577 B)
📄
ARMRegisterInfo.cpp
(685 B)
📄
ARMRegisterInfo.h
(845 B)
📄
ARMRegisterInfo.td
(24.53 KB)
📄
ARMSchedule.td
(15.13 KB)
📄
ARMScheduleA57.td
(62.61 KB)
📄
ARMScheduleA57WriteRes.td
(11.43 KB)
📄
ARMScheduleA8.td
(49.59 KB)
📄
ARMScheduleA9.td
(130.35 KB)
📄
ARMScheduleM4.td
(4.77 KB)
📄
ARMScheduleR52.td
(44.27 KB)
📄
ARMScheduleSwift.td
(50.53 KB)
📄
ARMScheduleV6.td
(12.34 KB)
📄
ARMSelectionDAGInfo.cpp
(9.21 KB)
📄
ARMSelectionDAGInfo.h
(2.81 KB)
📄
ARMSubtarget.cpp
(16.73 KB)
📄
ARMSubtarget.h
(31.56 KB)
📄
ARMSystemRegister.td
(5.42 KB)
📄
ARMTargetMachine.cpp
(19.74 KB)
📄
ARMTargetMachine.h
(3.48 KB)
📄
ARMTargetObjectFile.cpp
(3.75 KB)
📄
ARMTargetObjectFile.h
(1.67 KB)
📄
ARMTargetTransformInfo.cpp
(63.49 KB)
📄
ARMTargetTransformInfo.h
(10.22 KB)
📁
AsmParser
📁
Disassembler
📁
MCTargetDesc
📄
MLxExpansionPass.cpp
(11.56 KB)
📄
MVEGatherScatterLowering.cpp
(40.3 KB)
📄
MVETailPredication.cpp
(23.2 KB)
📄
MVEVPTBlockPass.cpp
(10.77 KB)
📄
MVEVPTOptimisationsPass.cpp
(16.46 KB)
📁
TargetInfo
📄
Thumb1FrameLowering.cpp
(39.45 KB)
📄
Thumb1FrameLowering.h
(3.48 KB)
📄
Thumb1InstrInfo.cpp
(5.73 KB)
📄
Thumb1InstrInfo.h
(2.38 KB)
📄
Thumb2ITBlockPass.cpp
(9.09 KB)
📄
Thumb2InstrInfo.cpp
(26.43 KB)
📄
Thumb2InstrInfo.h
(3.75 KB)
📄
Thumb2SizeReduction.cpp
(40.25 KB)
📄
ThumbRegisterInfo.cpp
(21.75 KB)
📄
ThumbRegisterInfo.h
(2.44 KB)
📁
Utils
Editing: ARMScheduleA57WriteRes.td
//=- ARMScheduleA57WriteRes.td - ARM Cortex-A57 Write Res ---*- tablegen -*-=// // // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. // See https://llvm.org/LICENSE.txt for license information. // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception // //===----------------------------------------------------------------------===// // // Contains all of the Cortex-A57 specific SchedWriteRes types. The approach // below is to define a generic SchedWriteRes for every combination of // latency and microOps. The naming conventions is to use a prefix, one field // for latency, and one or more microOp count/type designators. // Prefix: A57Write // Latency: #cyc // MicroOp Count/Types: #(B|I|M|L|S|X|W|V) // // e.g. A57Write_6cyc_1I_6S_4V means the total latency is 6 and there are // 11 micro-ops to be issued as follows: one to I pipe, six to S pipes and // four to V pipes. // //===----------------------------------------------------------------------===// //===----------------------------------------------------------------------===// // Define Generic 1 micro-op types def A57Write_5cyc_1M : SchedWriteRes<[A57UnitM]> { let Latency = 5; } def A57Write_5cyc_1V : SchedWriteRes<[A57UnitV]> { let Latency = 5; } def A57Write_5cyc_1W : SchedWriteRes<[A57UnitW]> { let Latency = 5; } def A57Write_10cyc_1V : SchedWriteRes<[A57UnitV]> { let Latency = 10; } def A57Write_17cyc_1W : SchedWriteRes<[A57UnitW]> { let Latency = 17; let ResourceCycles = [17]; } def A57Write_18cyc_1X : SchedWriteRes<[A57UnitX]> { let Latency = 18; let ResourceCycles = [18]; } def A57Write_19cyc_1M : SchedWriteRes<[A57UnitM]> { let Latency = 19; let ResourceCycles = [19]; } def A57Write_20cyc_1M : SchedWriteRes<[A57UnitM]> { let Latency = 20; let ResourceCycles = [20]; } def A57Write_1cyc_1B : SchedWriteRes<[A57UnitB]> { let Latency = 1; } def A57Write_1cyc_1I : SchedWriteRes<[A57UnitI]> { let Latency = 1; } def A57Write_2cyc_1I : SchedWriteRes<[A57UnitI]> { let Latency = 2; } def A57Write_3cyc_1I : SchedWriteRes<[A57UnitI]> { let Latency = 3; } def A57Write_1cyc_1S : SchedWriteRes<[A57UnitS]> { let Latency = 1; } def A57Write_2cyc_1S : SchedWriteRes<[A57UnitS]> { let Latency = 2; } def A57Write_3cyc_1S : SchedWriteRes<[A57UnitS]> { let Latency = 3; } def A57Write_2cyc_1M : SchedWriteRes<[A57UnitM]> { let Latency = 2; } def A57Write_32cyc_1W : SchedWriteRes<[A57UnitW]> { let Latency = 32; let ResourceCycles = [32]; } def A57Write_32cyc_1X : SchedWriteRes<[A57UnitX]> { let Latency = 32; let ResourceCycles = [32]; } def A57Write_35cyc_1M : SchedWriteRes<[A57UnitM]> { let Latency = 35; let ResourceCycles = [35]; } def A57Write_3cyc_1M : SchedWriteRes<[A57UnitM]> { let Latency = 3; } def A57Write_3cyc_1V : SchedWriteRes<[A57UnitV]> { let Latency = 3; } def A57Write_3cyc_1W : SchedWriteRes<[A57UnitW]> { let Latency = 3; } def A57Write_3cyc_1X : SchedWriteRes<[A57UnitX]> { let Latency = 3; } // A57Write_3cyc_1L - A57Write_20cyc_1L foreach Lat = 3-20 in { def A57Write_#Lat#cyc_1L : SchedWriteRes<[A57UnitL]> { let Latency = Lat; } } // A57Write_4cyc_1S - A57Write_16cyc_1S foreach Lat = 4-16 in { def A57Write_#Lat#cyc_1S : SchedWriteRes<[A57UnitS]> { let Latency = Lat; } } def A57Write_4cyc_1M : SchedWriteRes<[A57UnitL]> { let Latency = 4; } def A57Write_4cyc_1X : SchedWriteRes<[A57UnitX]> { let Latency = 4; } def A57Write_4cyc_1W : SchedWriteRes<[A57UnitW]> { let Latency = 4; } def A57Write_5cyc_1X : SchedWriteRes<[A57UnitX]> { let Latency = 5; } def A57Write_6cyc_1X : SchedWriteRes<[A57UnitX]> { let Latency = 6; } def A57Write_6cyc_1W : SchedWriteRes<[A57UnitW]> { let Latency = 6; } def A57Write_8cyc_1V : SchedWriteRes<[A57UnitV]> { let Latency = 8; } def A57Write_9cyc_1V : SchedWriteRes<[A57UnitV]> { let Latency = 9; } def A57Write_6cyc_1M : SchedWriteRes<[A57UnitM]> { let Latency = 6; } def A57Write_6cyc_1V : SchedWriteRes<[A57UnitV]> { let Latency = 6; } //===----------------------------------------------------------------------===// // Define Generic 2 micro-op types def A57Write_64cyc_2X : SchedWriteRes<[A57UnitX, A57UnitX]> { let Latency = 64; let NumMicroOps = 2; let ResourceCycles = [32, 32]; } def A57Write_6cyc_1I_1L : SchedWriteRes<[A57UnitI, A57UnitL]> { let Latency = 6; let NumMicroOps = 2; } def A57Write_6cyc_1V_1X : SchedWriteRes<[A57UnitV, A57UnitX]> { let Latency = 6; let NumMicroOps = 2; } def A57Write_7cyc_1V_1X : SchedWriteRes<[A57UnitV, A57UnitX]> { let Latency = 7; let NumMicroOps = 2; } def A57Write_8cyc_1L_1V : SchedWriteRes<[A57UnitL, A57UnitV]> { let Latency = 8; let NumMicroOps = 2; } def A57Write_9cyc_1L_1V : SchedWriteRes<[A57UnitL, A57UnitV]> { let Latency = 9; let NumMicroOps = 2; } def A57Write_9cyc_2V : SchedWriteRes<[A57UnitV, A57UnitV]> { let Latency = 9; let NumMicroOps = 2; } def A57Write_8cyc_2X : SchedWriteRes<[A57UnitX, A57UnitX]> { let Latency = 8; let NumMicroOps = 2; } def A57Write_6cyc_2L : SchedWriteRes<[A57UnitL, A57UnitL]> { let Latency = 6; let NumMicroOps = 2; } def A57Write_6cyc_2V : SchedWriteRes<[A57UnitV, A57UnitV]> { let Latency = 6; let NumMicroOps = 2; } def A57Write_6cyc_2W : SchedWriteRes<[A57UnitW, A57UnitW]> { let Latency = 6; let NumMicroOps = 2; } def A57Write_5cyc_1I_1L : SchedWriteRes<[A57UnitI, A57UnitL]> { let Latency = 5; let NumMicroOps = 2; } def A57Write_5cyc_1I_1M : SchedWriteRes<[A57UnitI, A57UnitM]> { let Latency = 5; let NumMicroOps = 2; } def A57Write_5cyc_2V : SchedWriteRes<[A57UnitV, A57UnitV]> { let Latency = 5; let NumMicroOps = 2; } def A57Write_5cyc_2X : SchedWriteRes<[A57UnitX, A57UnitX]> { let Latency = 5; let NumMicroOps = 2; } def A57Write_10cyc_1L_1V : SchedWriteRes<[A57UnitL, A57UnitV]> { let Latency = 10; let NumMicroOps = 2; } def A57Write_10cyc_2V : SchedWriteRes<[A57UnitV, A57UnitV]> { let Latency = 10; let NumMicroOps = 2; } def A57Write_1cyc_1B_1I : SchedWriteRes<[A57UnitB, A57UnitI]> { let Latency = 1; let NumMicroOps = 2; } def A57Write_1cyc_1I_1S : SchedWriteRes<[A57UnitI, A57UnitS]> { let Latency = 1; let NumMicroOps = 2; } def A57Write_1cyc_1S_1I : SchedWriteRes<[A57UnitS, A57UnitI]> { let Latency = 1; let NumMicroOps = 2; } def A57Write_2cyc_1S_1I : SchedWriteRes<[A57UnitS, A57UnitI]> { let Latency = 2; let NumMicroOps = 2; } def A57Write_3cyc_1S_1I : SchedWriteRes<[A57UnitS, A57UnitI]> { let Latency = 3; let NumMicroOps = 2; } def A57Write_1cyc_1S_1M : SchedWriteRes<[A57UnitS, A57UnitM]> { let Latency = 1; let NumMicroOps = 2; } def A57Write_2cyc_1B_1I : SchedWriteRes<[A57UnitB, A57UnitI]> { let Latency = 2; let NumMicroOps = 2; } def A57Write_3cyc_1B_1I : SchedWriteRes<[A57UnitB, A57UnitI]> { let Latency = 3; let NumMicroOps = 2; } def A57Write_6cyc_1B_1L : SchedWriteRes<[A57UnitB, A57UnitI]> { let Latency = 6; let NumMicroOps = 2; } def A57Write_2cyc_1I_1M : SchedWriteRes<[A57UnitI, A57UnitM]> { let Latency = 2; let NumMicroOps = 2; } def A57Write_2cyc_2S : SchedWriteRes<[A57UnitS, A57UnitS]> { let Latency = 2; let NumMicroOps = 2; } def A57Write_2cyc_2V : SchedWriteRes<[A57UnitV, A57UnitV]> { let Latency = 2; let NumMicroOps = 2; } def A57Write_36cyc_2X : SchedWriteRes<[A57UnitX, A57UnitX]> { let Latency = 36; let NumMicroOps = 2; let ResourceCycles = [18, 18]; } def A57Write_3cyc_1I_1M : SchedWriteRes<[A57UnitI, A57UnitM]> { let Latency = 3; let NumMicroOps = 2; } def A57Write_4cyc_1I_1M : SchedWriteRes<[A57UnitI, A57UnitM]> { let Latency = 4; let NumMicroOps = 2; } // A57Write_3cyc_1L_1I - A57Write_20cyc_1L_1I foreach Lat = 3-20 in { def A57Write_#Lat#cyc_1L_1I : SchedWriteRes<[A57UnitL, A57UnitI]> { let Latency = Lat; let NumMicroOps = 2; } } def A57Write_3cyc_1I_1S : SchedWriteRes<[A57UnitI, A57UnitS]> { let Latency = 3; let NumMicroOps = 2; } def A57Write_3cyc_1S_1V : SchedWriteRes<[A57UnitS, A57UnitV]> { let Latency = 3; let NumMicroOps = 2; } def A57Write_4cyc_1S_1V : SchedWriteRes<[A57UnitS, A57UnitV]> { let Latency = 4; let NumMicroOps = 2; } def A57Write_3cyc_2V : SchedWriteRes<[A57UnitV, A57UnitV]> { let Latency = 3; let NumMicroOps = 2; } // A57Write_4cyc_1S_1I - A57Write_16cyc_1S_1I foreach Lat = 4-16 in { def A57Write_#Lat#cyc_1S_1I : SchedWriteRes<[A57UnitS, A57UnitI]> { let Latency = Lat; let NumMicroOps = 2; } } def A57Write_4cyc_2X : SchedWriteRes<[A57UnitX, A57UnitX]> { let Latency = 4; let NumMicroOps = 2; } //===----------------------------------------------------------------------===// // Define Generic 3 micro-op types def A57Write_10cyc_3V : SchedWriteRes<[A57UnitV, A57UnitV, A57UnitV]> { let Latency = 10; let NumMicroOps = 3; } def A57Write_2cyc_1I_2S : SchedWriteRes<[A57UnitI, A57UnitS, A57UnitS]> { let Latency = 2; let NumMicroOps = 3; } def A57Write_3cyc_1I_1S_1V : SchedWriteRes<[A57UnitI, A57UnitS, A57UnitV]> { let Latency = 3; let NumMicroOps = 3; } def A57Write_3cyc_1S_1V_1I : SchedWriteRes<[A57UnitS, A57UnitV, A57UnitI]> { let Latency = 3; let NumMicroOps = 3; } def A57Write_4cyc_1S_1V_1I : SchedWriteRes<[A57UnitS, A57UnitV, A57UnitI]> { let Latency = 4; let NumMicroOps = 3; } def A57Write_4cyc_1I_1L_1M : SchedWriteRes<[A57UnitI, A57UnitL, A57UnitM]> { let Latency = 4; let NumMicroOps = 3; } def A57Write_8cyc_1L_1V_1I : SchedWriteRes<[A57UnitL, A57UnitV, A57UnitI]> { let Latency = 8; let NumMicroOps = 3; } def A57Write_9cyc_1L_1V_1I : SchedWriteRes<[A57UnitL, A57UnitV, A57UnitI]> { let Latency = 9; let NumMicroOps = 3; }
Upload File
Create Folder