003 File Manager
Current Path:
/usr/src/sys/mips/atheros
usr
/
src
/
sys
/
mips
/
atheros
/
📁
..
📄
apb.c
(13.9 KB)
📄
apbvar.h
(1.93 KB)
📁
ar531x
📄
ar71xx_bus_space_reversed.c
(3.83 KB)
📄
ar71xx_bus_space_reversed.h
(1.61 KB)
📄
ar71xx_caldata.c
(5.01 KB)
📄
ar71xx_chip.c
(8.37 KB)
📄
ar71xx_chip.h
(1.63 KB)
📄
ar71xx_cpudef.h
(5.69 KB)
📄
ar71xx_ehci.c
(7.81 KB)
📄
ar71xx_fixup.c
(3.56 KB)
📄
ar71xx_fixup.h
(1.67 KB)
📄
ar71xx_gpio.c
(15.76 KB)
📄
ar71xx_gpiovar.h
(2.5 KB)
📄
ar71xx_macaddr.c
(2.94 KB)
📄
ar71xx_macaddr.h
(1.74 KB)
📄
ar71xx_machdep.c
(11.25 KB)
📄
ar71xx_ohci.c
(6.24 KB)
📄
ar71xx_pci.c
(18.58 KB)
📄
ar71xx_pci_bus_space.c
(4.13 KB)
📄
ar71xx_pci_bus_space.h
(1.59 KB)
📄
ar71xx_setup.c
(6 KB)
📄
ar71xx_setup.h
(1.97 KB)
📄
ar71xx_spi.c
(7.28 KB)
📄
ar71xx_wdog.c
(5.21 KB)
📄
ar71xxreg.h
(19.39 KB)
📄
ar724x_chip.c
(5.76 KB)
📄
ar724x_chip.h
(1.5 KB)
📄
ar724x_pci.c
(17.17 KB)
📄
ar724xreg.h
(4.28 KB)
📄
ar91xx_chip.c
(5.3 KB)
📄
ar91xx_chip.h
(1.5 KB)
📄
ar91xxreg.h
(3.24 KB)
📄
ar933x_chip.c
(8.92 KB)
📄
ar933x_chip.h
(1.52 KB)
📄
ar933x_uart.h
(3.46 KB)
📄
ar933xreg.h
(3.9 KB)
📄
ar934x_chip.c
(11.74 KB)
📄
ar934x_chip.h
(1.52 KB)
📄
ar934x_nfcreg.h
(6.73 KB)
📄
ar934xreg.h
(9.9 KB)
📄
files.ar71xx
(1.44 KB)
📄
if_arge.c
(70.9 KB)
📄
if_argevar.h
(6.69 KB)
📄
pcf2123_rtc.c
(5.49 KB)
📄
pcf2123reg.h
(2.35 KB)
📄
qca953x_chip.c
(9.52 KB)
📄
qca953x_chip.h
(1.47 KB)
📄
qca953xreg.h
(7.59 KB)
📄
qca955x_chip.c
(9.79 KB)
📄
qca955x_chip.h
(1.47 KB)
📄
qca955x_pci.c
(16.27 KB)
📄
qca955xreg.h
(8.93 KB)
📄
std.ar71xx
(133 B)
📄
uart_bus_ar71xx.c
(3.26 KB)
📄
uart_bus_ar933x.c
(3.53 KB)
📄
uart_cpu_ar71xx.c
(2.41 KB)
📄
uart_cpu_ar933x.c
(2.51 KB)
📄
uart_dev_ar933x.c
(17.03 KB)
📄
uart_dev_ar933x.h
(1.48 KB)
Editing: ar933xreg.h
/*- * SPDX-License-Identifier: BSD-2-Clause-FreeBSD * * Copyright (c) 2012 Adrian Chadd <adrian@FreeBSD.org> * All rights reserved. * * Redistribution and use in source and binary forms, with or without * modification, are permitted provided that the following conditions * are met: * 1. Redistributions of source code must retain the above copyright * notice, this list of conditions and the following disclaimer. * 2. Redistributions in binary form must reproduce the above copyright * notice, this list of conditions and the following disclaimer in the * documentation and/or other materials provided with the distribution. * * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF * SUCH DAMAGE. * * $FreeBSD$ */ #ifndef __AR93XX_REG_H__ #define __AR93XX_REG_H__ #define REV_ID_MAJOR_AR9330 0x0110 #define REV_ID_MAJOR_AR9331 0x1110 #define AR933X_REV_ID_REVISION_MASK 0x3 #define AR933X_GPIO_COUNT 30 #define AR933X_UART_BASE (AR71XX_APB_BASE + 0x00020000) #define AR933X_UART_SIZE 0x14 #define AR933X_GMAC_BASE (AR71XX_APB_BASE + 0x00070000) #define AR933X_GMAC_SIZE 0x04 #define AR933X_GMAC_REG_ETH_CFG (AR933X_GMAC_BASE + 0x00) #define AR933X_ETH_CFG_RGMII_GE0 (1 << 0) #define AR933X_ETH_CFG_MII_GE0 (1 << 1) #define AR933X_ETH_CFG_GMII_GE0 (1 << 2) #define AR933X_ETH_CFG_MII_GE0_MASTER (1 << 3) #define AR933X_ETH_CFG_MII_GE0_SLAVE (1 << 4) #define AR933X_ETH_CFG_MII_GE0_ERR_EN (1 << 5) #define AR933X_ETH_CFG_SW_PHY_SWAP (1 << 7) #define AR933X_ETH_CFG_SW_PHY_ADDR_SWAP (1 << 8) #define AR933X_ETH_CFG_RMII_GE0 (1 << 9) #define AR933X_ETH_CFG_RMII_GE0_SPD_10 0 #define AR933X_ETH_CFG_RMII_GE0_SPD_100 (1 << 10) #define AR933X_WMAC_BASE (AR71XX_APB_BASE + 0x00100000) #define AR933X_WMAC_SIZE 0x20000 #define AR933X_EHCI_BASE 0x1b000000 #define AR933X_EHCI_SIZE 0x1000 #define AR933X_DDR_REG_FLUSH_GE0 (AR71XX_APB_BASE + 0x7c) #define AR933X_DDR_REG_FLUSH_GE1 (AR71XX_APB_BASE + 0x80) #define AR933X_DDR_REG_FLUSH_USB (AR71XX_APB_BASE + 0x84) #define AR933X_DDR_REG_FLUSH_WMAC (AR71XX_APB_BASE + 0x88) #define AR933X_PLL_CPU_CONFIG_REG (AR71XX_PLL_CPU_BASE + 0x00) #define AR933X_PLL_CLOCK_CTRL_REG (AR71XX_PLL_CPU_BASE + 0x08) #define AR933X_PLL_CPU_CONFIG_NINT_SHIFT 10 #define AR933X_PLL_CPU_CONFIG_NINT_MASK 0x3f #define AR933X_PLL_CPU_CONFIG_REFDIV_SHIFT 16 #define AR933X_PLL_CPU_CONFIG_REFDIV_MASK 0x1f #define AR933X_PLL_CPU_CONFIG_OUTDIV_SHIFT 23 #define AR933X_PLL_CPU_CONFIG_OUTDIV_MASK 0x7 #define AR933X_PLL_CLOCK_CTRL_BYPASS (1 << 2) #define AR933X_PLL_CLOCK_CTRL_CPU_DIV_SHIFT 5 #define AR933X_PLL_CLOCK_CTRL_CPU_DIV_MASK 0x3 #define AR933X_PLL_CLOCK_CTRL_DDR_DIV_SHIFT 10 #define AR933X_PLL_CLOCK_CTRL_DDR_DIV_MASK 0x3 #define AR933X_PLL_CLOCK_CTRL_AHB_DIV_SHIFT 15 #define AR933X_PLL_CLOCK_CTRL_AHB_DIV_MASK 0x7 #define AR933X_RESET_REG_RESET_MODULE (AR71XX_RST_BLOCK_BASE + 0x1c) #define AR933X_RESET_REG_BOOTSTRAP (AR71XX_RST_BLOCK_BASE + 0xac) #define AR933X_RESET_WMAC (1 << 11) #define AR933X_RESET_USB_HOST (1 << 5) #define AR933X_RESET_USB_PHY (1 << 4) #define AR933X_RESET_USBSUS_OVERRIDE (1 << 3) #define AR933X_BOOTSTRAP_REF_CLK_40 (1 << 0) #define AR933X_PLL_VAL_1000 0x00110000 #define AR933X_PLL_VAL_100 0x00001099 #define AR933X_PLL_VAL_10 0x00991099 #endif /* __AR93XX_REG_H__ */
Upload File
Create Folder