003 File Manager
Current Path:
/usr/src/sys/dev/mii
usr
/
src
/
sys
/
dev
/
mii
/
📁
..
📄
acphy.c
(6.8 KB)
📄
acphyreg.h
(3.39 KB)
📄
amphy.c
(5.68 KB)
📄
amphyreg.h
(3.71 KB)
📄
atphy.c
(9.06 KB)
📄
atphyreg.h
(2.46 KB)
📄
axphy.c
(4.27 KB)
📄
bmtphy.c
(7.2 KB)
📄
bmtphyreg.h
(7.51 KB)
📄
brgphy.c
(32.55 KB)
📄
brgphyreg.h
(18.76 KB)
📄
ciphy.c
(9.45 KB)
📄
ciphyreg.h
(16.78 KB)
📄
e1000phy.c
(13.82 KB)
📄
e1000phyreg.h
(13.79 KB)
📄
gentbi.c
(7.33 KB)
📄
icsphy.c
(6.76 KB)
📄
icsphyreg.h
(4.99 KB)
📄
ip1000phy.c
(8.88 KB)
📄
ip1000phyreg.h
(6.73 KB)
📄
jmphy.c
(8.38 KB)
📄
jmphyreg.h
(4.07 KB)
📄
lxtphy.c
(7.35 KB)
📄
lxtphyreg.h
(3.64 KB)
📄
micphy.c
(9.27 KB)
📄
mii.c
(16.35 KB)
📄
mii.h
(10.3 KB)
📄
mii_bitbang.c
(4.46 KB)
📄
mii_bitbang.h
(2.36 KB)
📄
mii_fdt.c
(6.02 KB)
📄
mii_fdt.h
(2.9 KB)
📄
mii_physubr.c
(17.29 KB)
📄
miibus_if.m
(533 B)
📄
miidevs
(16.37 KB)
📄
miivar.h
(9.61 KB)
📄
nsgphy.c
(6.74 KB)
📄
nsgphyreg.h
(3.43 KB)
📄
nsphy.c
(9.02 KB)
📄
nsphyreg.h
(4.39 KB)
📄
nsphyter.c
(7.77 KB)
📄
nsphyterreg.h
(8.3 KB)
📄
pnaphy.c
(4.19 KB)
📄
qsphy.c
(6.26 KB)
📄
qsphyreg.h
(3.74 KB)
📄
rdcphy.c
(5.91 KB)
📄
rdcphyreg.h
(2.67 KB)
📄
rgephy.c
(15.06 KB)
📄
rgephyreg.h
(9.11 KB)
📄
rlphy.c
(7.26 KB)
📄
rlswitch.c
(11.82 KB)
📄
smcphy.c
(6.26 KB)
📄
smscphy.c
(5.49 KB)
📄
tdkphy.c
(6.02 KB)
📄
tdkphyreg.h
(2.67 KB)
📄
tiphy.h
(2.61 KB)
📄
truephy.c
(8.25 KB)
📄
truephyreg.h
(2.63 KB)
📄
ukphy.c
(4.79 KB)
📄
ukphy_subr.c
(4.26 KB)
📄
vscphy.c
(6.57 KB)
📄
xmphy.c
(6.98 KB)
📄
xmphyreg.h
(5.31 KB)
Editing: lxtphyreg.h
/* OpenBSD: lxtphyreg.h,v 1.1 1998/11/11 19:34:47 jason Exp */ /* NetBSD: lxtphyreg.h,v 1.1 1998/10/24 00:33:17 thorpej Exp */ /* $FreeBSD$ */ /*- * SPDX-License-Identifier: BSD-2-Clause-NetBSD * * Copyright (c) 1998 The NetBSD Foundation, Inc. * All rights reserved. * * This code is derived from software contributed to The NetBSD Foundation * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility, * NASA Ames Research Center. * * Redistribution and use in source and binary forms, with or without * modification, are permitted provided that the following conditions * are met: * 1. Redistributions of source code must retain the above copyright * notice, this list of conditions and the following disclaimer. * 2. Redistributions in binary form must reproduce the above copyright * notice, this list of conditions and the following disclaimer in the * documentation and/or other materials provided with the distribution. * * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE * POSSIBILITY OF SUCH DAMAGE. */ #ifndef _DEV_MII_LXTPHYREG_H_ #define _DEV_MII_LXTPHYREG_H_ /* * LXT970 registers. */ #define MII_LXTPHY_MIRROR 0x10 /* Mirror register */ /* All bits user-defined */ #define MII_LXTPHY_IER 0x11 /* Interrupt Enable Register */ #define IER_MIIDRVLVL 0x0008 /* Rediced MII driver levels */ #define IER_LNK_CRITERIA 0x0004 /* Enhanced Link Loss Criteria */ #define IER_INTEN 0x0002 /* Interrupt Enable */ #define IER_TINT 0x0001 /* Force Interrupt */ #define MII_LXTPHY_ISR 0x12 /* Interrupt Status Register */ #define ISR_MINT 0x8000 /* MII Interrupt Pending */ #define ISR_XTALOK 0x4000 /* Clocks OK */ #define MII_LXTPHY_CONFIG 0x13 /* Configuration Register */ #define CONFIG_TXMIT_TEST 0x4000 /* 100base-T Transmit Test */ #define CONFIG_REPEATER 0x2000 /* Repeater Mode */ #define CONFIG_MDIO_INT 0x1000 /* Enable intr signalling on MDIO */ #define CONFIG_TPLOOP 0x0800 /* Disable 10base-T Loopback */ #define CONFIG_SQE 0x0400 /* Enable SQE */ #define CONFIG_DISJABBER 0x0200 /* Disable Jabber */ #define CONFIG_DISLINKTEST 0x0100 /* Disable Link Test */ #define CONFIG_LEDC1 0x0080 /* LEDC configuration */ #define CONFIG_LEDC0 0x0040 /* ... */ /* 0 0 LEDC indicates collision */ /* 0 1 LEDC is off */ /* 1 0 LEDC indicates activity */ /* 1 1 LEDC is on */ #define CONFIG_ADVTXCLK 0x0020 /* Advance TX clock */ #define CONFIG_5BSYMBOL 0x0010 /* 5-bit Symbol mode */ #define CONFIG_SCRAMBLER 0x0008 /* Bypass scrambler */ #define CONFIG_100BASEFX 0x0004 /* 100base-FX */ #define CONFIG_TXDISCON 0x0001 /* Disconnect TP transmitter */ #define MII_LXTPHY_CSR 0x14 /* Chip Status Register */ #define CSR_LINK 0x2000 /* Link is up */ #define CSR_DUPLEX 0x1000 /* Full-duplex */ #define CSR_SPEED 0x0800 /* 100Mbps */ #define CSR_ACOMP 0x0400 /* Autonegotiation complete */ #define CSR_PAGERCVD 0x0200 /* Link page received */ #define CSR_LOWVCC 0x0004 /* Low Voltage Fault */ #endif /* _DEV_MII_LXTPHYREG_H_ */
Upload File
Create Folder