003 File Manager
Current Path:
/usr/src/sys/contrib/device-tree/src/arm64/xilinx
usr
/
src
/
sys
/
contrib
/
device-tree
/
src
/
arm64
/
xilinx
/
📁
..
📄
avnet-ultra96-rev1.dts
(379 B)
📄
zynqmp-clk-ccf.dtsi
(4.19 KB)
📄
zynqmp-zc1232-revA.dts
(1.1 KB)
📄
zynqmp-zc1254-revA.dts
(673 B)
📄
zynqmp-zc1275-revA.dts
(673 B)
📄
zynqmp-zc1751-xm015-dc1.dts
(2.02 KB)
📄
zynqmp-zc1751-xm016-dc2.dts
(2.33 KB)
📄
zynqmp-zc1751-xm017-dc3.dts
(2.29 KB)
📄
zynqmp-zc1751-xm018-dc4.dts
(2.25 KB)
📄
zynqmp-zc1751-xm019-dc5.dts
(1.49 KB)
📄
zynqmp-zcu100-revC.dts
(6.18 KB)
📄
zynqmp-zcu102-rev1.0.dts
(605 B)
📄
zynqmp-zcu102-revA.dts
(12.78 KB)
📄
zynqmp-zcu102-revB.dts
(775 B)
📄
zynqmp-zcu104-revA.dts
(3.48 KB)
📄
zynqmp-zcu106-revA.dts
(12.53 KB)
📄
zynqmp-zcu111-revA.dts
(10.38 KB)
📄
zynqmp.dtsi
(18.83 KB)
Editing: zynqmp-zc1751-xm018-dc4.dts
// SPDX-License-Identifier: GPL-2.0+ /* * dts file for Xilinx ZynqMP zc1751-xm018-dc4 * * (C) Copyright 2015 - 2019, Xilinx, Inc. * * Michal Simek <michal.simek@xilinx.com> */ /dts-v1/; #include "zynqmp.dtsi" #include "zynqmp-clk-ccf.dtsi" / { model = "ZynqMP zc1751-xm018-dc4"; compatible = "xlnx,zynqmp-zc1751", "xlnx,zynqmp"; aliases { ethernet0 = &gem0; ethernet1 = &gem1; ethernet2 = &gem2; ethernet3 = &gem3; i2c0 = &i2c0; i2c1 = &i2c1; rtc0 = &rtc; serial0 = &uart0; serial1 = &uart1; }; chosen { bootargs = "earlycon"; stdout-path = "serial0:115200n8"; }; memory@0 { device_type = "memory"; reg = <0x0 0x0 0x0 0x80000000>, <0x8 0x00000000 0x0 0x80000000>; }; }; &can0 { status = "okay"; }; &can1 { status = "okay"; }; &fpd_dma_chan1 { status = "okay"; }; &fpd_dma_chan2 { status = "okay"; }; &fpd_dma_chan3 { status = "okay"; }; &fpd_dma_chan4 { status = "okay"; }; &fpd_dma_chan5 { status = "okay"; }; &fpd_dma_chan6 { status = "okay"; }; &fpd_dma_chan7 { status = "okay"; }; &fpd_dma_chan8 { status = "okay"; }; &lpd_dma_chan1 { status = "okay"; }; &lpd_dma_chan2 { status = "okay"; }; &lpd_dma_chan3 { status = "okay"; }; &lpd_dma_chan4 { status = "okay"; }; &lpd_dma_chan5 { status = "okay"; }; &lpd_dma_chan6 { status = "okay"; }; &lpd_dma_chan7 { status = "okay"; }; &lpd_dma_chan8 { status = "okay"; }; &gem0 { status = "okay"; phy-mode = "rgmii-id"; phy-handle = <ðernet_phy0>; ethernet_phy0: ethernet-phy@0 { /* Marvell 88e1512 */ reg = <0>; }; ethernet_phy7: ethernet-phy@7 { /* Vitesse VSC8211 */ reg = <7>; }; ethernet_phy3: ethernet-phy@3 { /* Realtek RTL8211DN */ reg = <3>; }; ethernet_phy8: ethernet-phy@8 { /* Vitesse VSC8211 */ reg = <8>; }; }; &gem1 { status = "okay"; phy-mode = "rgmii-id"; phy-handle = <ðernet_phy7>; }; &gem2 { status = "okay"; phy-mode = "rgmii-id"; phy-handle = <ðernet_phy3>; }; &gem3 { status = "okay"; phy-mode = "rgmii-id"; phy-handle = <ðernet_phy8>; }; &gpio { status = "okay"; }; &i2c0 { clock-frequency = <400000>; status = "okay"; }; &i2c1 { clock-frequency = <400000>; status = "okay"; }; &rtc { status = "okay"; }; &uart0 { status = "okay"; }; &uart1 { status = "okay"; }; &watchdog0 { status = "okay"; };
Upload File
Create Folder